**BUK9K49-80L**Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

Product data sheet

## 1. General description

Dual N-channel logic level MOSFET in an LFPAK56D (Dual Power-SO8) package. This product has been designed and qualified to AEC-Q101 standard for use in high performance automotive applications.

## 2. Features and benefits

- Dual MOSFET two silicon dies in one LFPAK56D package for significant space saving
- Trench12 MOSFET technology
- Efficient switching with soft body-diode recovery
- Automotive qualified to AEC-Q101 at 175 °C
- Side-wettable flanks for robust solder joints and automatic optical inspection

## 3. Applications

- 12 V, 24 V and 48 V automotive systems
- Motor, lighting, and solenoid control
- Transmission control
- LED lighting
- Circuit protection

### 4. Quick reference data

#### Table 1. Quick reference data

| Symbol                           | Parameter                            | Conditions                                                                                                                                  |     | Min  | Тур | Max  | Unit |
|----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|------|
| Limiting values FET1 and FET2    |                                      |                                                                                                                                             |     |      |     |      |      |
| V <sub>DS</sub>                  | drain-source voltage                 | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                                                                                             |     | -    | -   | 80   | V    |
| I <sub>D</sub>                   | drain current                        | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                                                                              | [1] | -    | -   | 17   | Α    |
| P <sub>tot</sub>                 | total power dissipation              | T <sub>mb</sub> = 25 °C; <u>Fig. 1</u>                                                                                                      |     | -    | -   | 32   | W    |
| Static characte                  | Static characteristics FET1 and FET2 |                                                                                                                                             |     |      |     |      |      |
| R <sub>DSon</sub>                | drain-source on-state resistance     | $V_{GS} = 10 \text{ V}; I_D = 5 \text{ A}; T_j = 25 \text{ °C}; Fig. 11$                                                                    |     | 26.6 | 39  | 48.5 | mΩ   |
| Dynamic chara                    | cteristics FET1 and FE               | T2                                                                                                                                          |     | •    |     |      |      |
| $Q_{GD}$                         | gate-drain charge                    | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 40 V; V <sub>GS</sub> = 5 V;<br>T <sub>j</sub> = 25 °C; <u>Fig. 13</u> ; <u>Fig. 14</u>             |     | 0.5  | 1.6 | 3.5  | nC   |
| Source-drain diode FET1 and FET2 |                                      |                                                                                                                                             |     |      |     |      |      |
| Q <sub>r</sub>                   | recovered charge                     | $I_S = 10 \text{ A}; dI_S/dt = -100 \text{ A/}\mu\text{s}; V_{GS} = 0 \text{ V}; V_{DS} = 40 \text{ V}; T_j = 25 ^{\circ}\text{C}; Fig. 17$ |     | -    | 7.5 | -    | nC   |

<sup>17</sup> A continuous current has been successfully demonstrated during application tests. Practically the current will be limited by PCB, thermal design and operating temperature.



## Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# 5. Pinning information

**Table 2. Pinning information** 

| Pin | Symbol | Description | Simplified outline                     | Graphic symbol |
|-----|--------|-------------|----------------------------------------|----------------|
| 1   | S1     | source1     | 8 7 6 5                                |                |
| 2   | G1     | gate1       | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | D1 D1 D2 D2    |
| 3   | S2     | source2     |                                        |                |
| 4   | G2     | gate2       |                                        |                |
| 5   | D2     | drain2      |                                        |                |
| 6   | D2     | drain2      |                                        |                |
| 7   | D1     | drain1      | 1 2 3 4                                | S1 G1 S2 G2    |
| 8   | D1     | drain1      | LFPAK56D; Dual<br>LFPAK (SOT1205)      | mbk725         |

# 6. Ordering information

**Table 3. Ordering information** 

| Type number | Package |                                                                   |         |  |  |  |
|-------------|---------|-------------------------------------------------------------------|---------|--|--|--|
|             | Name    | Description                                                       | Version |  |  |  |
| BUK9K49-80L |         | plastic, single ended surface mounted package (LFPAK56D); 8 leads | SOT1205 |  |  |  |

# 7. Marking

Table 4. Marking codes

| Type number | Marking code |
|-------------|--------------|
| BUK9K49-80L | 94980L       |

#### Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# 8. Limiting values

#### **Table 5. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Tj = 25 °C unless otherwise stated.

| Symbol               | Parameter                                        | Conditions                                                                                                                     |         | Min | Max  | Unit |
|----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|------|
| Limiting val         | lues FET1 and FET2                               |                                                                                                                                |         |     |      | _    |
| V <sub>DS</sub>      | drain-source voltage                             | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                                                                                |         | -   | 80   | V    |
| V <sub>GS</sub>      | gate-source voltage                              |                                                                                                                                |         | -20 | 20   | V    |
| P <sub>tot</sub>     | total power dissipation                          | T <sub>mb</sub> = 25 °C; <u>Fig. 1</u>                                                                                         |         | -   | 32   | W    |
| I <sub>D</sub>       | drain current                                    | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                                                                 | [1]     | -   | 17   | Α    |
|                      |                                                  | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 100 °C; <u>Fig. 2</u>                                                                |         | -   | 12   | Α    |
| I <sub>DM</sub>      | peak drain current                               | pulsed; t <sub>p</sub> ≤ 10 μs; T <sub>mb</sub> = 25 °C; <u>Fig. 3</u>                                                         |         | -   | 68   | Α    |
| T <sub>stg</sub>     | storage temperature                              |                                                                                                                                |         | -55 | 175  | °C   |
| Tj                   | junction temperature                             |                                                                                                                                |         | -55 | 175  | °C   |
| Source-drai          | in diode FET1 and FET2                           |                                                                                                                                |         |     |      |      |
| Is                   | source current                                   | T <sub>mb</sub> = 25 °C                                                                                                        |         | -   | 17   | Α    |
| I <sub>SM</sub>      | peak source current                              | pulsed; t <sub>p</sub> ≤ 10 μs; T <sub>mb</sub> = 25 °C                                                                        |         | -   | 68   | Α    |
| Avalanche r          | ruggedness FET1 and FET2                         |                                                                                                                                |         |     | '    | '    |
| E <sub>DS(AL)S</sub> | non-repetitive drain-<br>source avalanche energy | $I_D$ = 4.8 A; $V_{sup} \le 80$ V; $R_{GS}$ = 50 Ω; $V_{GS}$ = 5 V; $T_{j(init)}$ = 25 °C; unclamped; $t_{AL}$ = 53 μs; Fig. 4 | [2] [3] | -   | 25.7 | mJ   |
| I <sub>AS</sub>      | non-repetitive avalanche current                 | $V_{sup}$ = 80 V; $V_{GS}$ = 5 V; $T_{j(init)}$ = 25 °C; $R_{GS}$ = 50 $\Omega$ ; $Fig. 4$                                     | [2] [3] | -   | 4.8  | А    |

<sup>17</sup> A continuous current has been successfully demonstrated during application tests. Practically the current will be limited by PCB, thermal design and operating temperature.

- Single-pulse avalanche rating limited by maximum junction temperature of 175 °C.
- Refer to application note AN10273 for further information.



Normalized total power dissipation as a Fig. 1. function of mounting base temperature



V<sub>GS</sub> ≥ 10 V

17 A continuous current has been successfully demonstrated during application tests. Practically the current will be limited by PCB, thermal design and operating temperature.

Fig. 2. Continuous drain current as a function of mounting base temperature, FET1 and FET2

### Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D



 $T_{mb}$  = 25 °C;  $I_{DM}$  is a single pulse

Fig. 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage, FET1 and FET2



(1)  $T_{j \text{ (init)}}$  = 25 °C; (2)  $T_{j \text{ (init)}}$  = 150 °C; (3) Repetitive Avalanche

Fig. 4. Avalanche rating; avalanche current as a function of avalanche time, FET1 and FET2

## 9. Thermal characteristics

**Table 6. Thermal characteristics** 

| Symbol                | Parameter                                         | Conditions | Min | Тур | Max  | Unit |
|-----------------------|---------------------------------------------------|------------|-----|-----|------|------|
| R <sub>th(j-mb)</sub> | thermal resistance from junction to mounting base | Fig. 5     | -   | 4.2 | 4.68 | K/W  |

BUK9K49-80L



Fig. 5. Transient thermal impedance from junction to mounting base as a function of pulse duration, FET1 and FET2

## Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# 10. Characteristics

| Symbol               | Parameter                      | Conditions                                                                                                                       | Min  | Тур   | Max   | Unit |
|----------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------|
| Static chara         | acteristics FET1 and FET2      |                                                                                                                                  |      |       |       |      |
| V <sub>(BR)DSS</sub> | drain-source                   | I <sub>D</sub> = 250 μA; V <sub>GS</sub> = 0 V; T <sub>i</sub> = 25 °C                                                           | 80   | 90.3  | -     | V    |
| (= : -, = = =        | breakdown voltage              | I <sub>D</sub> = 250 μA; V <sub>GS</sub> = 0 V; T <sub>i</sub> = -40 °C                                                          | 73.5 | 87.6  | -     | V    |
|                      |                                | I <sub>D</sub> = 250 μA; V <sub>GS</sub> = 0 V; T <sub>i</sub> = -55 °C                                                          | 72   | 87    | -     | V    |
| V <sub>GS(th)</sub>  | gate-source threshold voltage  | I <sub>D</sub> = 0.03 mA; V <sub>DS</sub> =V <sub>GS</sub> ; T <sub>j</sub> = 25 °C;<br>Fig. 9; Fig. 10                          | 1.4  | 1.7   | 2.05  | V    |
|                      |                                | $I_D$ = 0.03 mA; $V_{DS}$ = $V_{GS}$ ; $T_j$ = 175 °C;<br>Fig. 10                                                                | 0.5  | -     | -     | V    |
|                      |                                | $I_D = 0.03 \text{ mA}; V_{DS} = V_{GS}; T_j = -55 \text{ °C};$<br>Fig. 10                                                       | -    | -     | 2.45  | V    |
| I <sub>DSS</sub>     | drain leakage current          | V <sub>DS</sub> = 80 V; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 25 °C                                                            | -    | 0.005 | 1     | μA   |
|                      |                                | V <sub>DS</sub> = 80 V; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 125 °C                                                           | -    | 2     | 100   | μA   |
|                      |                                | V <sub>DS</sub> = 80 V; V <sub>GS</sub> = 0 V; T <sub>i</sub> = 175 °C                                                           | -    | 20    | 500   | μA   |
| I <sub>GSS</sub>     | gate leakage current           | V <sub>GS</sub> = 20 V; V <sub>DS</sub> = 0 V; T <sub>i</sub> = 25 °C                                                            | -    | 2     | 150   | nA   |
|                      |                                | V <sub>GS</sub> = -20 V; V <sub>DS</sub> = 0 V; T <sub>i</sub> = 25 °C                                                           | -    | 2     | 150   | nA   |
| R <sub>DSon</sub>    | drain-source on-state          | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 25 °C; <u>Fig. 11</u>                                             | 26.6 | 39    | 48.5  | mΩ   |
|                      | resistance                     | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 105 °C;<br>Fig. 12                                                | 39.1 | 60    | 78    | mΩ   |
|                      |                                | $V_{GS}$ = 10 V; $I_{D}$ = 5 A; $T_{j}$ = 125 °C;<br>Fig. 12                                                                     | 42.7 | 66    | 86.2  | mΩ   |
|                      |                                | $V_{GS}$ = 10 V; $I_{D}$ = 5 A; $T_{j}$ = 175 °C;<br>Fig. 12                                                                     | 52   | 83    | 111   | mΩ   |
|                      |                                | $V_{GS} = 4.5 \text{ V}; I_D = 5 \text{ A}; T_j = 25 \text{ °C}; Fig. 11$                                                        | 34   | 53.2  | 73    | mΩ   |
|                      |                                | $V_{GS} = 4.5 \text{ V}; I_D = 5 \text{ A}; T_j = 100 \text{ °C};$<br>Fig. 12                                                    | 50   | 82    | 117.3 | mΩ   |
|                      |                                | $V_{GS}$ = 4.5 V; $I_{D}$ = 5 A; $T_{j}$ = 125 °C;<br>Fig. 12                                                                    | 54.6 | 90    | 130   | mΩ   |
|                      |                                | $V_{GS} = 4.5 \text{ V}; I_D = 5 \text{ A}; T_j = 175 ^{\circ}\text{C};$<br>Fig. 12                                              | 66   | 113   | 167   | mΩ   |
| $R_G$                | gate resistance                | f = 1 MHz; T <sub>j</sub> = 25 °C                                                                                                | 0.94 | 1.9   | 3.8   | Ω    |
| Dynamic ch           | naracteristics FET1 and FE     | T2                                                                                                                               | ,    | '     |       |      |
| Q <sub>G(tot)</sub>  | total gate charge              | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 40 V; V <sub>GS</sub> = 5 V;<br>T <sub>j</sub> = 25 °C; <u>Fig. 13</u> ; <u>Fig. 14</u>  | 3.1  | 6.2   | 9.2   | nC   |
|                      |                                | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 40 V; V <sub>GS</sub> = 10 V;<br>T <sub>j</sub> = 25 °C; <u>Fig. 13</u> ; <u>Fig. 14</u> | 5.9  | 12    | 17.6  | nC   |
| Q <sub>GS</sub>      | gate-source charge             | $I_D = 5 \text{ A}; V_{DS} = 40 \text{ V}; V_{GS} = 5 \text{ V};$                                                                | 1.3  | 2.3   | 3.2   | nC   |
| Q <sub>GD</sub>      | gate-drain charge              | T <sub>j</sub> = 25 °C; <u>Fig. 13</u> ; <u>Fig. 14</u>                                                                          | 0.5  | 1.6   | 3.5   | nC   |
| $V_{GS(pl)}$         | gate-source plateau<br>voltage | I <sub>D</sub> = 5 A; V <sub>DS</sub> = 40 V; T <sub>j</sub> = 25 °C; <u>Fig. 13;</u><br><u>Fig. 14</u>                          | -    | 3     | -     | V    |
| C <sub>iss</sub>     | input capacitance              | V <sub>DS</sub> = 25 V; V <sub>GS</sub> = 0 V; f = 1 MHz;                                                                        | 440  | 734   | 1028  | pF   |
| C <sub>oss</sub>     | output capacitance             | T <sub>j</sub> = 25 °C; <u>Fig. 15</u>                                                                                           | 116  | 193   | 309   | pF   |
| C <sub>rss</sub>     | reverse transfer capacitance   |                                                                                                                                  | 8    | 19    | 31    | pF   |

| Symbol             | Parameter              | Conditions                                                                                                                                       |  | Min | Тур  | Max | Unit |
|--------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|------|-----|------|
| t <sub>d(on)</sub> | turn-on delay time     | $V_{DS} = 40 \text{ V}; R_L = 8 \Omega; V_{GS} = 5 \text{ V};$                                                                                   |  | -   | 6.9  | -   | ns   |
| t <sub>r</sub>     | rise time              | $R_{G(ext)} = 5 \Omega; T_j = 25 °C$                                                                                                             |  | -   | 6    | -   | ns   |
| $t_{d(off)}$       | turn-off delay time    |                                                                                                                                                  |  | -   | 9.1  | -   | ns   |
| t <sub>f</sub>     | fall time              | 1                                                                                                                                                |  | -   | 4.9  | -   | ns   |
| Source-drai        | in diode FET1 and FET2 |                                                                                                                                                  |  | •   | '    | '   | '    |
| V <sub>SD</sub>    | source-drain voltage   | $I_S = 10 \text{ A}; V_{GS} = 0 \text{ V}; T_j = 25 ^{\circ}\text{C}; Fig. 16$                                                                   |  | -   | 0.92 | 1   | V    |
| t <sub>rr</sub>    | reverse recovery time  | $I_S = 10 \text{ A}; dI_S/dt = -100 \text{ A/}\mu\text{s}; V_{GS} = 0 \text{ V};$<br>$V_{DS} = 40 \text{ V}; T_j = 25 ^{\circ}\text{C}; Fig. 17$ |  | -   | 17.4 | -   | ns   |
| Q <sub>r</sub>     | recovered charge       |                                                                                                                                                  |  | -   | 7.5  | -   | nC   |



Fig. 6. Output characteristics; drain current as a function of drain-source voltage; typical values, FET1 and FET2



Fig. 8. Transfer characteristics; drain current as a function of gate-source voltage; typical values, FET1 and FET2



Fig. 7. Drain-source on-state resistance as a function of gate-source voltage; typical values, FET1 and FET2



Fig. 9. Sub-threshold drain current as a function of gate-source voltage, FET1 and FET2



Fig. 10. Gate-source threshold voltage as a function of junction temperature, FET1 and FET2



Fig. 11. Drain-source on-state resistance as a function of drain current; typical values, FET1 and FET2



Fig. 12. Normalized drain-source on-state resistance factor as a function of junction temperature, **FET1 and FET2** 



Fig. 13. Gate-source voltage as a function of gate charge; typical values, FET1 and FET2



Fig. 14. Gate charge waveform definitions



Fig. 15. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values, FET1 and FET2



Fig. 16. Source-drain (diode forward) current as a function of source-drain (diode forward) voltage; typical values, FET1 and FET2



Fig. 17. Reverse recovery timing definition

#### Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# 11. Package outline



Fig. 18. Package outline LFPAK56D; Dual LFPAK (SOT1205)

## Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# 12. Soldering



DLUZOK 40. 001

#### Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

## 13. Legal information

#### **Data sheet status**

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use in automotive applications** — This Nexperia product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or

equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own triple.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

BUK9K49-80L

## Dual N-channel 80 V, 49 mOhm logic level MOSFET in LFPAK56D

# **Contents**

| 1.  | General description     | 1  |
|-----|-------------------------|----|
| 2.  | Features and benefits   | 1  |
| 3.  | Applications            | 1  |
| 4.  | Quick reference data    | 1  |
| 5.  | Pinning information     | 2  |
| 6.  | Ordering information    | 2  |
| 7.  | Marking                 | 2  |
| 8.  | Limiting values         | 3  |
| 9.  | Thermal characteristics | 4  |
| 10  | . Characteristics       | 6  |
| 11. | . Package outline       | 10 |
| 12  | . Soldering             | 11 |
|     | Legal information       |    |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 3 September 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved